

# Picoampere Input Current Bipolar Op Amp

**AD705** 

**FEATURES** 

**DC PERFORMANCE** 

25 μV max Offset Voltage (AD705T) 0.6 μV/°C max Drift (AD705K/T) 100 pA max Input Bias Current (AD705K) 600 pA max I<sub>B</sub> Over MIL Temperature Range (AD705T) 114 dB min CMRR (AD705K/T) 114 dB min PSRR (AD705T) 200 V/mV min Open Loop Gain 0.5 μV p-p typ Noise, 0.1 Hz to 10 Hz 600 μA max Supply Current

**AC PERFORMANCE** 

0.15 V/μs Slew Rate 800 kHz Unity Gain Crossover Frequency 10,000 pF Capacitive Load Drive Capability Low Cost

Available in 8-Pin Plastic Mini-DIP, Hermetic Cerdip and Surface Mount (SOIC) Packages MIL-STD-883B Processing Available Dual Version Available: AD706 Quad Version: AD704

APPLICATIONS
Low Frequency Active Filters
Precision Instrumentation

**Precision Integrators** 

### PRODUCT DESCRIPTION

The AD705 is a low power bipolar op amp that has the low input bias current of a BiFET amplifier but which offers a significantly lower  $I_B$  drift over temperature. The AD705 offers many of the advantages of BiFET and bipolar op amps without their inherent disadvantages. It utilizes superbeta bipolar input transistors to achieve the picoampere input bias current levels of FET input amplifiers (at room temperature), while its  $I_B$  typically only increases 5 times vs. BiFET amplifiers which exhibit a 1000X increase over temperature. This means that, at room temperature, while a typical BiFET may have less  $I_B$  than the AD705, the BiFET's input current will increase to a level of several nA at +125°C. Superbeta bipolar technology also permits the AD705 to achieve the microvolt offset voltage and low noise characteristics of a precision bipolar input amplifier.

The AD705 is a high quality replacement for the industry-standard OP07 amplifier while drawing only one sixth of its power supply current. Since it has only 1/20th the input bias current of an OP07, the AD705 can be used with much higher source impedances, while providing the same level of dc precision. In addition, since the input bias currents are at picoAmp

### REV. B

Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices.

### CONNECTION DIAGRAM

Plastic Mini-DIP (N) Cerdip (Q) and Plastic SOIC (R) Packages



levels, the commonly used "balancing" resistor (connected between the noninverting input of a bipolar op amp and ground) is not required.

The AD705 is an excellent choice for use in low frequency active filters in 12- and 14-bit data acquisition systems, in precision instrumentation and as a high quality integrator.

The AD705 is internally compensated for unity gain and is available in five performance grades. The AD705J and AD705K are rated over the commercial temperature range of 0°C to +70°C. The AD705A and AD705B are rated over the industrial temperature range of –40°C to +85°C. The AD705T is rated over the military temperature range of –55°C to +125°C and is available processed to MIL-STD-883B, Rev. C.

The AD705 is offered in three varieties of 8-pin package: plastic DIP, hermetic cerdip and surface mount (SOIC). "J" grade chips are also available.

### PRODUCT HIGHLIGHTS

- 1. The AD705 is a low drift op amp that offers BiFET level input bias currents, yet has the low  $I_B$  drift of a bipolar amplifier. It upgrades the performance of circuits using op amps such as the LT1012.
- The combination of Analog Devices' advanced superbeta processing technology and factory trimming provides both low drift and high dc precision.
- 3. The AD705 can be used in applications where a chopper amplifier would normally be required but without the chopper's inherent noise and other problems.

# $\label{eq:tau} \textbf{AD705--SPECIFICATIONS} \ (@\ T_A = +25^{\circ}C,\ V_{CM} = 0\ V,\ \text{and}\ V_S = \pm 15\ V\ dc,\ unless\ otherwise\ noted)$

| Parameter                                                                                                                                  | Conditions                                                                                                                                                                                                          | Min                      | AD705J/A                             | A<br>Max                 | Min                      | AD705K/B<br>Typ                      | Max                      | Min                      | AD705T<br>Typ                        | Max                      | Units                                                                                     |
|--------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------|--------------------------------------|--------------------------|--------------------------|--------------------------------------|--------------------------|--------------------------|--------------------------------------|--------------------------|-------------------------------------------------------------------------------------------|
| INPUT OFFSET VOLTAGE Initial Offset Offset vs. Temp, Average TC vs. Supply (PSRR) T <sub>MIN</sub> to T <sub>MAX</sub> Long Term Stability | $T_{MIN}$ to $T_{MAX}$<br>$V_S = \pm 2$ V to $\pm 18$ V<br>$V_S = \pm 2.5$ V to $\pm 18$ V                                                                                                                          | <b>110</b> 108           | 30<br>45<br>0.2<br>129<br>126<br>0.3 | 90<br>150<br>1.2         | 110<br>108               | 10<br>25<br>0.2<br>129<br>126<br>0.3 | 35<br>60<br>0.6          | 114<br>108               | 10<br>25<br>0.2<br>129<br>126<br>0.3 | 25<br>60<br>0.6          | μV<br>μV<br>μV/°C<br>dB<br>dB<br>μV/month                                                 |
| INPUT BIAS CURRENT $^1$ vs. Temp, Average TC $T_{MIN}$ to $T_{MAX}$ $T_{MIN}$ to $T_{MAX}$                                                 | $V_{CM} = 0 \text{ V}$ $V_{CM} = \pm 13.5 \text{ V}$ $V_{CM} = 0 \text{ V}$ $V_{CM} = \pm 13.5 \text{ V}$                                                                                                           |                          | 60<br>80<br>0.3<br>80<br>100         | 150<br>200<br>250<br>450 |                          | 30<br>50<br>0.3<br>50<br>70          | 100<br>150<br>150<br>350 |                          | 30<br>50<br>0.6<br>90<br>120         | 100<br>150<br>600<br>750 | pA<br>pA<br>pA/°C<br>pA<br>pA                                                             |
| INPUT OFFSET CURRENT vs. Temp, Average TC $T_{MIN}$ to $T_{MAX}$ $T_{MIN}$ to $T_{MAX}$                                                    | $\begin{split} V_{CM} &= 0 \text{ V} \\ V_{CM} &= \pm 13.5 \text{ V} \\ \end{split}$ $\begin{split} V_{CM} &= 0 \text{ V} \\ V_{CM} &= \pm 13.5 \text{ V} \end{split}$                                              |                          | 40<br>40<br>0.3<br>80<br>80          | 150<br>200<br>250<br>450 |                          | 30<br>30<br>0.3<br>50                | 100<br>150<br>150<br>350 |                          | 30<br>30<br>0.4<br>80<br>80          | 100<br>150<br>250<br>450 | pA<br>pA<br>pA/°C<br>pA<br>pA                                                             |
| FREQUENCY RESPONSE Unity Gain Crossover Frequency Slew Rate, Unity Gain Slew Rate                                                          | $G = -1$ $T_{MIN}$ to $T_{MAX}$                                                                                                                                                                                     | 0.4<br>0.1<br>0.05       | 0.8<br>0.15<br>0.15                  |                          | 0.4<br>0.1<br>0.05       | 0.8<br>0.15<br>0.15                  |                          | 0.4<br>0.1<br>0.05       | 0.8<br>0.15<br>0.15                  |                          | MHz<br>V/μs<br>V/μs                                                                       |
| INPUT IMPEDANCE Differential Common Mode                                                                                                   |                                                                                                                                                                                                                     |                          | $40\ 2$ $300\ 2$                     |                          |                          | $40\ 2$ $300\ 2$                     |                          |                          | $40\ 2$ $300\ 2$                     |                          | MΩ∥pF<br>GΩ∥pF                                                                            |
| INPUT VOLTAGE RANGE<br>Common-Mode Voltage                                                                                                 |                                                                                                                                                                                                                     | ±13.5                    | ±14                                  |                          | ±13.5                    | ±14                                  |                          | ±13.5                    | ±14                                  |                          | v                                                                                         |
| COMMON-MODE<br>REJECTION RATIO                                                                                                             | $V_{CM} = \pm 13.5 \text{ V}$<br>$T_{MIN}$ to $T_{MAX}$                                                                                                                                                             | 110<br>108               | 132<br>128                           |                          | 114<br>108               | 132<br>128                           |                          | 114<br>108               | 132<br>128                           |                          | dB<br>dB                                                                                  |
| INPUT VOLTAGE NOISE                                                                                                                        | 0.1 Hz to 10 Hz<br>f = 10 Hz<br>f = 1 kHz                                                                                                                                                                           |                          | 0.5<br>17<br>15                      | 22                       |                          | 0.5<br>17<br>15                      | 1.0<br>22                |                          | 0.5<br>17<br>15                      | 1.0                      | $\begin{array}{c} \mu V \ p \text{-} p \\ n V / \sqrt{Hz} \\ n V / \sqrt{Hz} \end{array}$ |
| INPUT CURRENT NOISE                                                                                                                        | f = 10 Hz                                                                                                                                                                                                           |                          | 50                                   |                          |                          | 50                                   |                          |                          | 50                                   |                          | fA/√ <del>Hz</del>                                                                        |
| OPEN-LOOP GAIN                                                                                                                             | $\begin{aligned} V_O &= \pm 12 \text{ V} \\ R_{LOAD} &= 10 \text{ k}\Omega \\ T_{MIN} \text{ to } T_{MAX} \\ V_O &= \pm 10 \text{ V} \\ R_{LOAD} &= 2 \text{ k}\Omega \\ T_{MIN} \text{ to } T_{MAX} \end{aligned}$ | 300<br>200<br>200<br>150 | 2000<br>1500<br>1000<br>1000         |                          | 400<br>300<br>300<br>200 | 2000<br>1500<br>1000<br>1000         |                          | 400<br>300<br>300<br>200 | 2000<br>1500<br>1000<br>1000         |                          | V/mV<br>V/mV<br>V/mV<br>V/mV                                                              |
| OUTPUT CHARACTERISTICS Voltage Swing  Current Capacitive Load Drive Capability Output Resistance                                           | $\begin{split} R_{LOAD} &= 10 \text{ k}\Omega \\ T_{MIN} \text{ to } T_{MAX} \\ \text{Short Circuit} \\ Gain &= +1 \\ \text{Open Loop} \end{split}$                                                                 | ±13<br>±13               | ±14<br>±14<br>±15<br>10,000<br>200   |                          | ±13<br>±13               | ±14<br>±14<br>±15<br>10,000<br>200   |                          | ±13<br>±13               | ±14<br>±14<br>±15<br>10,000<br>200   |                          | V<br>V<br>mA<br>pF<br>Ω                                                                   |
| POWER SUPPLY Rated Performance Operating Range Quiescent Current                                                                           | $T_{MIN}$ to $T_{MAX}$                                                                                                                                                                                              | ±2.0                     | ±15 380 400                          | ±18<br>600<br>800        | ±2.0                     | ±15 380 400                          | ±18<br>600<br>800        | ±2.0                     | ±15 380 400                          | ±18<br>600<br>800        | V<br>V<br>μΑ<br>μΑ                                                                        |
| TEMPERATURE RANGE<br>FOR RATED PERFORMANCE<br>Commercial (0°C to +70°C)<br>Industrial (-40°C to +85°C)<br>Military (-55°C to +125°C)       | _                                                                                                                                                                                                                   | 1                        | AD705J<br>AD705A                     |                          |                          | AD705K<br>AD705B                     |                          |                          | AD705T                               |                          |                                                                                           |

–2– REV. B

|                                                                                        |                  | AD705J/A                                    |     | AD705K/B |                  | AD705T |     |        |     |       |
|----------------------------------------------------------------------------------------|------------------|---------------------------------------------|-----|----------|------------------|--------|-----|--------|-----|-------|
| Parameter                                                                              | Conditions       | Min Typ                                     | Max | Min      | Typ              | Max    | Min | Typ    | Max | Units |
| PACKAGE OPTIONS 8-Pin Cerdip (Q-8) 8-Pin Plastic Mini-DIP (N-8) 8-Pin SOIC (R-8) Chips |                  | AD705AQ<br>AD705JN<br>AD705JR<br>AD705JCHII | -   |          | AD705B<br>AD705K | -      |     | AD705T | Q   |       |
| TRANSISTOR COUNT                                                                       | # of Transistors | 45                                          |     |          | 45               |        |     | 45     |     |       |

#### NOTES

<sup>1</sup>Bias current specifications are guaranteed maximum at either input.

All min and max specifications are guaranteed

Specifications in boldface are tested on all production units at final electrical test. Results from those tests are used to calculate outgoing quality levels.

Specifications subject to change without notice.

### METALIZATION PHOTOGRAPH

Dimensions shown in inches and (mm).



### ABSOLUTE MAXIMUM RATINGS<sup>1</sup>

| Supply Voltage                                   |
|--------------------------------------------------|
| Internal Power Dissipation <sup>2</sup>          |
| Input Voltage                                    |
| Differential Input Voltage <sup>3</sup> ±0.7 V   |
| Output Short Circuit Duration Indefinite         |
| Storage Temperature Range (N, R)65°C to +125°C   |
| Storage Temperature Range (Q)65°C to +150°C      |
| Operating Temperature Range                      |
| AD705J/K 0°C to +70°C                            |
| AD705A/B40°C to +85°C                            |
| AD705T                                           |
| Lead Temperature Range (Soldering 60 sec) +300°C |
| NOTES                                            |

<sup>1</sup>Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational section of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

<sup>2</sup>Specification is for device in free air:

8-Pin Plastic Package:  $\theta_{JA} = 165^{\circ}\text{C/Watt}$ 8-Pin Cerdip Package:  $\theta_{JA} = 110^{\circ}\text{C/Watt}$ 8-Pin Small Outline Package:  $\theta_{JA} = 155^{\circ}\text{C/Watt}$ 

 $^3$ The input pins of these amplifiers are protected by back-to-back diodes. If the differential voltage exceeds  $\pm 0.7$  V, external series protection resistors should be added to limit the input current to less than 25 mA.

### **ORDERING GUIDE**

| Model         | Temperature<br>Range | Package<br>Description | Package<br>Option |
|---------------|----------------------|------------------------|-------------------|
| AD705AQ       | –40°C to +85°C       | 8-Pin Ceramic DIP      | Q-8               |
| AD705BQ       | −40°C to +85°C       | 8-Pin Ceramic DIP      | Q-8               |
| AD705JCHIPS   | 0°C to +70°C         | Bare Die               |                   |
| AD705JN       | 0°C to +70°C         | 8-Pin Plastic DIP      | N-8               |
| AD705JR       | 0°C to +70°C         | 8-Pin Plastic SOIC     | R-8               |
| AD705JR-REEL  | 0°C to +70°C         | 8-Pin Plastic SOIC     | R-8               |
| AD705JR-REEL7 | 0°C to +70°C         | 8-Pin Plastic SOIC     | R-8               |
| AD705KN       | 0°C to +70°C         | 8-Pin Plastic DIP      | N-8               |
| AD705TQ       | −55°C to +125°C      | 8-Pin Ceramic DIP      | Q-8               |
| AD705TQ/883B  | −55°C to +125°C      | 8-Pin Ceramic DIP      | O-8               |

### CAUTION -

ESD (electrostatic discharge) sensitive device. Electrostatic charges as high as 4000 V readily accumulate on the human body and test equipment and can discharge without detection. Although the AD705 features proprietary ESD protection circuitry, permanent damage may occur on devices subjected to high energy electrostatic discharges. Therefore, proper ESD precautions are recommended to avoid performance degradation or loss of functionality.



REV. B -3-

# AD705—Typical Characteristics (@ $+25^{\circ}$ C, $V_s = \pm 15$ V, unless otherwise noted)



Figure 1. Typical Distribution of Input Offset Voltage



Figure 2. Typical Distribution of Input Bias Current



Figure 3. Typical Distribution of Input Offset Current



Figure 4. Input Common-Mode Voltage Range vs. Supply Voltage



Figure 5. Large Signal Frequency Response



Figure 6. Offset Voltage Drift vs. Source Resistance



Figure 7. Typical Distribution of Offset Voltage Drift



Figure 8. Change in Input Offset Voltage vs. Warm-Up Time



Figure 9. Input Bias Current vs. Common-Mode Voltage

-4- REV. B

## **AD705**



Figure 10. Input Noise Voltage Spectral Density



Figure 11. Input Noise Current Spectral Density



Figure 12. 0.1 Hz to 10 Hz Noise Voltage



Figure 13. Quiescent Supply Current vs. Supply Voltage



Figure 14. Common-Mode Rejection vs. Frequency



Figure 15. Power Supply Rejection vs. Frequency



Figure 16. Open Loop Gain vs. Load Resistance over Temperature



Figure 17. Open Loop Gain and Phase Shift vs. Frequency



Figure 18. Output Voltage Limit vs. Supply Voltage

REV. B \_5\_

## **AD705**



Figure 19. Slew Rate & Gain Bandwidth Product vs. Value of Overcompensation Capacitor



Figure 20. Magnitude of Closed Loop Output Impedance vs. Frequency



Figure 21a. Unity Gain Follower (For Large Signal Applications, Resistor  $R_F$  Limits the Current Through the Input Protection Diodes)



Figure 21b. Unity Gain Follower Large Signal Pulse Response  $R_F = 10 \text{ k}\Omega$ ,  $C_L = 50 \text{ pF}$ 



Figure 21c. Unity Gain Follower Small Signal Pulse Response  $R_F = 0 \Omega$ ,  $C_L = 100 pF$ 



Figure 21d. Unity Gain Follower Small Signal Pulse Response  $R_F = 0 \Omega$ ,  $C_L = 1000 pF$ 



Figure 22a. Unity Gain Inverter



Figure 22b. Unity Gain Inverter Large Signal Pulse Response  $C_L = 50 pF$ 

-6-



Figure 22c. Unity Gain Inverter Small Signal Pulse Response  $C_L = 100 \text{ pF}$ 

REV. B



Figure 22d. Unity Gain Inverter Small Signal Pulse Response C, = 1000 pF



Figure 23a. Follower Connected in Feed-Forward Mode



Figure 23b. Follower Feed-Forward Pulse Response



Figure 24. Offset Null and Overcompensation Connections

### A High Performance Differential Amplifier Circuit

Figure 25 shows a high input impedance, differential amplifier circuit that features a high common-mode voltage, and which operates at low power. Table I details its performance with changes in gain. To optimize the common-mode rejection of this circuit at low frequencies and dc, apply a 1 volt, 1 Hz sine wave to both inputs. Measuring the output with an oscilloscope, adjust trimming potentiometer R6 for minimum output. For the best CMR at higher frequencies, capacitor C2 should be replaced with a 1.5 pF to 20 pF trimmer capacitor.

Both the IC socket and any standoffs at the op amp's input terminals should be made of Teflon\* to maintain low input current drift over temperature.

\*Teflon is a registered trademark of E.I. DuPont, Co.



WARNING: POTENTIAL DANGER FROM HIGH SOURCE VOLTAGE. THIS DIFFERENTIAL AMPLIFIER DOES NOT PROVIDE GALVANIC ISOLATION. INPUT SOURCE MUST BE REFERRED TO THE SAME GROUND CONNECTION AS THIS AMPLIFIER.

Figure 25. A High Performance Differentials Amplifier Circuit

**Table I. Typical Performance of Differential Amplifier Circuit Operating at Various Gains** 

| Circuit<br>Gain | R4<br>(Ω)     | R5<br>(Ω)               | Trimmed<br>DC CMR<br>(dB) | RTI Average<br>Drift TC<br>(µV/°C) | Circuit<br>Bandwidth<br>-3 dB |
|-----------------|---------------|-------------------------|---------------------------|------------------------------------|-------------------------------|
| 1               | 1.13 kΩ       | 10 kΩ                   | ≥85                       | 30                                 | 4.4 kHz                       |
| 10              | $100 \Omega$  | $9.76~\mathrm{k}\Omega$ | ≥85                       | 30                                 | 2.8 kHz                       |
| 100             | $10.2 \Omega$ | 10 kΩ                   | ≥85                       | 30                                 | 930 Hz                        |

REV. B -7-

### **AD705**

### A 1 Hz, 2-Pole, Active Filter

Table II gives recommended component values for the 1 Hz filter of Figure 26. An unusual characteristic of the AD705 is that both the input bias current and the input offset current and their drift remain low over most of the op amps rated temperature range. Therefore, for most applications, there is no need to use the normal balancing resistor tied between the noninverting terminal of the op amp and ground. Eliminating the standard balancing resistor reduces board space and lowers circuit noise. However, this resistor is needed at temperatures above 110°C, because input bias current starts to change rapidly, as shown by Figure 27.



Figure 26. A 1 Hz, 2-Pole Active Filter

Table II. Recommended Component Values for the 1 Hz Low-Pass Filter

| Desired Low<br>Pass Response | Pole<br>Frequency | Pole Q | C1 Value      | C2 Value |
|------------------------------|-------------------|--------|---------------|----------|
|                              | (Hz)              |        | (μ <b>F</b> ) | (μF)     |
| Bessel Response              | 1.27              | 0.58   | 0.14          | 0.11     |
| Butterworth Response         | 1.00              | 0.707  | 0.23          | 0.11     |
| 0.1 dB Chebychev             | 0.93              | 0.77   | 0.26          | 0.11     |
| 0.2 dB Chebychev             | 0.90              | 0.80   | 0.28          | 0.11     |
| 0.5 dB Chebychev             | 0.85              | 0.86   | 0.32          | 0.11     |
| 1.0 dB Chebychev             | 0.80              | 0.96   | 0.38          | 0.10     |

Specified values are for a -3 dB point of 1.0 Hz. For other frequencies, simply scale capacitors C1 and C2 directly; i.e., for 3 Hz Bessel response, C1 = 0.046  $\mu$ F, C2 = 0.037  $\mu$ F.



Figure 27. Vos vs. Temperature of 1 Hz Filter

### **OUTLINE DIMENSIONS**

Dimensions shown in inches and (mm).

### Cerdip (Q) Package



### Plastic Mini-DIP (N) Package



-8-

### 8-Pin SOIC (R) Package



REV. B