

### **PRELIMINARY**

January 2005

# LP38691-ADJ/LP38693-ADJ 500mA Low Dropout CMOS Linear Regulators with Adjustable Output Stable with Ceramic Output Capacitors

# **General Description**

The LP38691/3-ADJ low dropout CMOS linear regulators provide 2.0% precision reference voltage, extremely low dropout voltage (250mV @ 500mA load current,  $V_{\rm OUT}=5V$ ) and excellent AC performance utilizing ultra low ESR ceramic output capacitors.

The low thermal resistance of the LLP and SOT-223 packages allow the full operating current to be used even in high ambient temperature environments.

The use of a PMOS power transistor means that no DC base drive current is required to bias it allowing ground pin current to remain below 100  $\mu$ A regardless of load current, input voltage, or operating temperature.

**Dropout Voltage:** 250 mV (typ) @ 500mA (typ. 5V out).

**Ground Pin Current:** 55 μA (typ) at full load. **Adjust Pin Voltage:** 2.0% (25°C) accuracy.

## **Features**

- Output voltage range of 1.25V 9V
- 2.0% adjust pin voltage accuracy (25°C)
- Low dropout voltage: 250mV @ 500mA (typ, 5V out)
- Wide input voltage range (2.7V to 10V)
- Precision (trimmed) bandgap reference
- Guaranteed specs for -40°C to +125°C
- 1µA off-state quiescent current
- Thermal overload protection
- Foldback current limiting
- SOT-223 and 6-Lead LLP packages
- Enable pin (LP38693-ADJ)

# **Applications**

- Hard Disk Drives
- Notebook Computers
- Battery Powered Devices
- Portable Instrumentation

# **Typical Application Circuits**





 $V_{OUT} = V_{ADJ} x (1 + R1/R2)$ 

Note: \*Minimum value required for stability.

# **Connection Diagrams**



SOT-223, Top View LP38693MP-ADJ



6-Lead LLP, Bottom View LP38691SD-ADJ



6-Lead LLP, Bottom View LP38693SD-ADJ

# **Pin Description**

| PIN              | DESCRIPTION                                                                                                   |
|------------------|---------------------------------------------------------------------------------------------------------------|
| V <sub>IN</sub>  | This is the input supply voltage to the regulator. For LLP package devices, both V <sub>IN</sub> pins must be |
|                  | tied together for full current operation (250mA maximum per pin).                                             |
| GND              | Circuit ground for the regulator. This is connected to the die through the lead frame, and also               |
|                  | functions as the heat sink when the large ground pad is soldered down to a copper plane.                      |
| V <sub>OUT</sub> | Regulated output voltage.                                                                                     |
| V <sub>EN</sub>  | The enable pin allows the part to be turned ON and OFF by pulling this pin high or low.                       |
| ADJ              | The adjust pin is used to set the regulated output voltage by connecting it to the external                   |
|                  | resistors R1 and R2 (see Typical Application Circuit).                                                        |

# **Ordering Information**

| Order Number   | Package Marking | Package Type | Package Drawing | Supplied As              |
|----------------|-----------------|--------------|-----------------|--------------------------|
| LP38691SD-ADJ  | L117B           | 6-Lead LLP   | SDE06A          | 1000 Units Tape and Reel |
| LP38693SD-ADJ  | L127B           | 6-Lead LLP   | SDE06A          | 1000 Units Tape and Reel |
| LP38693MP-ADJ  | LJUB            | SOT-223      | MP05A           | 1000 Units Tape and Reel |
| LP38691SDX-ADJ | L117B           | 6-Lead LLP   | SDE06A          | 4500 Units Tape and Reel |
| LP38693SDX-ADJ | L127B           | 6-Lead LLP   | SDE06A          | 4500 Units Tape and Reel |
| LP38693MPX-ADJ | LJUB            | SOT-223      | MP05A           | 2000 Units Tape and Reel |

# **Absolute Maximum Ratings** (Note 1)

If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/ Distributors for availability and specifications.

Storage Temperature Range -65°C to +150°C
Lead Temp. (Soldering, 5 seconds) 260°C
ESD Rating (Note 3) 2 kV
Power Dissipation (Note 2) Internally Limited
V(max) All pins (with respect to GND) -0.3V to 12V

I<sub>OUT</sub> Internally Limited
Junction Temperature -40°C to +150°C

# **Operating Ratings**

V<sub>IN</sub> Supply Voltage 2.7V to 10V
Operating Junction -40°C to +125°C
Temperature Range

**Electrical Characteristics** Limits in standard typeface are for  $T_J = 25^{\circ}C$ , and limits in **boldface type** apply over the full operating temperature range. Unless otherwise specified:  $V_{IN} = V_{OUT} + 1V$ ,  $C_{IN} = C_{OUT} = 10 \ \mu\text{F}$ ,  $I_{LOAD} = 10\text{mA}$ . Min/Max limits are guaranteed through testing, statistical correlation, or design.

| Symbol                           | Parameter                                   | Conditions                                                  | Min   | Typ<br>(Note 4) | Max        | Units |
|----------------------------------|---------------------------------------------|-------------------------------------------------------------|-------|-----------------|------------|-------|
|                                  |                                             | $V_{IN} = 2.7V$                                             | 1.225 | 1.25            | 1.275      | V     |
| $V_{ADJ}$                        | ADJ Pin Voltage                             | $3.2V \le V_{IN} \le 10V$<br>100 µA < I <sub>L</sub> < 0.5A | 1.200 | 1.25            | 1.300      |       |
| $\Delta V_{O}/\Delta V_{IN}$     | Output Voltage Line Regulation (Note 6)     | $V_{O} + 0.5V \le V_{IN} \le 10V$<br>$I_{L} = 25mA$         |       | 0.03            | 0.1        | %/V   |
| $\Delta V_{O}/\Delta I_{L}$      | Output Voltage Load Regulation (Note 7)     | $1 \text{ mA} < I_L < 0.5A$<br>$V_{IN} = V_O + 1V$          |       | 1.8             | 5          | %/A   |
| V <sub>IN</sub> - V <sub>O</sub> | Dropout Voltage (Note 8)                    | $(V_O = 2.5V)$ $I_L = 0.1A$ $I_L = 0.5A$                    |       | 80<br>430       | 145<br>725 | mV    |
|                                  |                                             | $(V_O = 3.3V)$<br>$I_L = 0.1A$<br>$I_L = 0.5A$              |       | 65<br>330       | 110<br>550 |       |
|                                  |                                             | $(V_O = 5V)$<br>$I_L = 0.1A$<br>$I_L = 0.5A$                |       | 45<br>250       | 100<br>450 |       |
| IQ                               | Quiescent Current                           | $V_{IN} \le 10V$ , $I_L = 100 \mu A - 0.5A$                 |       | 55              | 100        | μА    |
|                                  |                                             | V <sub>EN</sub> ≤ 0.4V,<br>(LP38693-ADJ Only)               |       | 0.001           | 1          |       |
| I <sub>L</sub> (MIN)             | Minimum Load Current                        | $V_{IN} - V_O \le 4V$                                       |       |                 | 100        |       |
| I <sub>FB</sub>                  | Foldback Current Limit                      | $V_{IN} - V_O > 5V$ $V_{IN} - V_O < 4V$                     |       | 350<br>850      |            | mA    |
| PSRR                             | Ripple Rejection                            | $V_{IN} = V_O + 2V(DC)$ , with 1V(p-p)<br>/ 120Hz Ripple    |       | 55              |            | dB    |
| T <sub>SD</sub>                  | Thermal Shutdown Activation (Junction Temp) |                                                             |       | 160             |            | - °C  |
| T <sub>SD</sub> (HYST)           | Thermal Shutdown Hysteresis (Junction Temp) |                                                             |       | 10              |            |       |
| I <sub>ADJ</sub>                 | ADJ Input Leakage Current                   | V <sub>ADJ</sub> = 0 - 1.5V<br>V <sub>IN</sub> = 10V        | -100  | 0.01            | 100        | nA    |

**Electrical Characteristics** Limits in standard typeface are for  $T_J = 25$ °C, and limits in **boldface type** apply over the full operating temperature range. Unless otherwise specified:  $V_{IN} = V_{OUT} + 1V$ ,  $C_{IN} = C_{OUT} = 10 \ \mu\text{F}$ ,  $I_{LOAD} = 10 \text{mA}$ . Min/Max limits are guaranteed through testing, statistical correlation, or design. (Continued)

| Symbol                | Parameter                                | Conditions                                         | Min | Typ<br>(Note 4) | Max | Units   |
|-----------------------|------------------------------------------|----------------------------------------------------|-----|-----------------|-----|---------|
| e <sub>n</sub>        | Output Noise                             | $BW = 10Hz \text{ to } 10kHz$ $V_O = 3.3V$         |     | 0.7             |     | μV/ √Hz |
| V <sub>O</sub> (LEAK) | Output Leakage Current                   | $V_{O} = V_{O}(NOM) + 1V @ 10V_{IN}$               |     | 0.5             | 2   | μA      |
| V <sub>EN</sub>       | Enable Voltage (LP38693-ADJ              | Output = OFF                                       |     |                 | 0.4 | V       |
|                       | Only)                                    | Output = ON, V <sub>IN</sub> = 4V                  | 1.8 |                 |     |         |
|                       |                                          | Output = ON, V <sub>IN</sub> = 6V                  | 3.0 |                 |     |         |
|                       |                                          | Output = ON, V <sub>IN</sub> = 10V                 | 4.0 |                 |     |         |
| I <sub>EN</sub>       | Enable Pin Leakage<br>(LP38693-ADJ Only) | V <sub>EN</sub> = 0V or 10V, V <sub>IN</sub> = 10V | -1  | 0.001           | 1   | μΑ      |

**Note 1:** Absolute maximum ratings indicate limits beyond which damage to the component may occur. Operating ratings indicate conditions for which the device is intended to be functional, but do not guarantee specific performance limits. For guaranteed specifications, see Electrical Characteristics. Specifications do not apply when operating the device outside of its rated operating conditions.

Note 2: At elevated temperatures, device power dissipation must be derated based on package thermal resistance and heatsink values (if a heatsink is used). The junction-to-ambient thermal resistance ( $\theta_{J-A}$ ) for the SOT-223 is approximately 125 °C/W for a PC board mounting with the device soldered down to minimum copper area (less than 0.1 square inch). If one square inch of copper is used as a heat dissipator for the SOT-223, the  $\theta_{J-A}$  drops to approximately 70 °C/W. The  $\theta_{J-A}$  values for the LLP package are also dependent on trace area, copper thickness, and the number of thermal vias used (refer to application note AN-1187). If power disspation causes the junction temperature to exceed specified limits, the device will go into thermal shutdown.

- Note 3: ESD is tested using the human body model which is a 100pF capacitor discharged through a 1.5k resistor into each pin.
- Note 4: Typical numbers represent the most likely parametric norm for 25°C operation.
- Note 5: If used in a dual-supply system where the regulator load is returned to a negative supply, the output pin must be diode clamped to ground.
- Note 6: Output voltage line regulation is defined as the change in output voltage from nominal value resulting from a change in input voltage.
- Note 7: Output voltage load regulation is defined as the change in output voltage from nominal value as the load current increases from 1mA to full load.
- Note 8: Dropout voltage is defined as the minimum input to output differential required to maintain the output within 100mV of nominal value.

# **Block Diagrams**



FIGURE 1. LP38691-ADJ Functional Diagram (LLP)



FIGURE 2. LP38693-ADJ Functional Diagram (SOT-223, LLP)



20126835

# Noise vs Frequency



(LQOLNOT (IIZ)

20126837



Noise vs Frequency



20126836

### Ripple Rejection



20126817

### **Ripple Rejection**



20126821

 $\begin{tabular}{ll} \textbf{Typical Performance Characteristics} & \textbf{Unless otherwise specified:} & \textbf{T}_J = 25^{\circ}\textbf{C}, & \textbf{C}_{IN} = \textbf{C}_{OUT} = 10 & \mu\text{F}, \\ \textbf{enable pin is tied to V}_{IN} & \textbf{(LP38693-ADJ only)}, & \textbf{V}_O = 1.25\textbf{V}, & \textbf{V}_{IN} = 2.7\textbf{V}, & \textbf{I}_L = 10\text{mA}. \\ \end{tabular}$ 





**Line Transient Response** 







**Line Transient Response** 



**Line Transient Response** 



20126827

# $\begin{tabular}{ll} \textbf{Typical Performance Characteristics} & \textbf{Unless otherwise specified:} & \textbf{T}_J = 25^{\circ}\textbf{C}, & \textbf{C}_{IN} = \textbf{C}_{OUT} = 10 & \mu\text{F}, \\ \textbf{enable pin is tied to V}_{IN} & \textbf{(LP38693-ADJ only)}, & \textbf{V}_O = 1.25\textbf{V}, & \textbf{V}_{IN} = 2.7\textbf{V}, & \textbf{I}_L = 10\text{mA}. \\ \end{tabular}$













Load Regulation vs Temperature



### Line Regulation vs Temperature



20126855

 $\begin{tabular}{ll} \textbf{Typical Performance Characteristics} & \textbf{Unless otherwise specified:} & \textbf{T}_J = 25^{\circ}\textbf{C}, & \textbf{C}_{IN} = \textbf{C}_{OUT} = 10 & \mu \textbf{F}, \\ \textbf{enable pin is tied to V}_{IN} & \textbf{(LP38693-ADJ only)}, & \textbf{V}_O = 1.25\textbf{V}, & \textbf{V}_{IN} = 2.7\textbf{V}, & \textbf{I}_L = 10 \text{mA}. \\ \end{tabular}$ 





# **Application Hints**

#### **EXTERNAL CAPACITORS**

Like any low-dropout regulator, external capacitors are required to assure stability. These capacitors must be correctly selected for proper performance.

**INPUT CAPACITOR:** An input capacitor of at least  $1\mu F$  is required (ceramic recommended). The capacitor must be located not more than one centimeter from the input pin and returned to a clean analog ground.

**OUTPUT CAPACITOR:** An output capacitor is required for loop stability. It must be located less than 1 centimeter from the device and connected directly to the output and ground pins using traces which have no other currents flowing through them.

The minimum amount of output capacitance that can be used for stable operation is  $1\mu$ F. Ceramic capacitors are recommended (the LP38691/3-ADJ was designed for use with ultra low ESR capacitors). The LP38691/3-ADJ is stable with any output capacitor ESR between zero and 100 Ohms.

**SETTING THE OUTPUT VOLTAGE:** The output voltage is set using the external resistors R1 and R2 (see Typical Application Circuit). The output voltage will be given by the equation:

$$V_{OUT} = V_{ADJ} X (1 + R1/R2)$$

Because the part has a minimum load current requirement of  $100~\mu A$ , it is recommended that R2 always be 12k Ohms or less to provide adequate loading. Even if a minimum load is always provided by other means, it is not recommended that very high value resistors be used for R1 and R2 because it can make the ADJ node susceptible to noise pickup. A maximum Ohmic value of 100k is recommended for R2 to prevent this from occurring.

**ENABLE PIN (LP38693-ADJ only):** The LP38693-ADJ has an enable pin which turns the regulator output on and off. Pulling the enable pin down to a logic low will turn the part off. The voltage the pin has to be pulled up to in order to assure the part is on depends on input voltage (refer to Electrical Characteristics section). This pin should be tied to  $V_{\rm IN}$  if the enable function is not used.

**FOLDBACK CURRENT LIMITING:** Foldback current limiting is built into the LP38691/3-ADJ which reduces the amount of output current the part can deliver as the output voltage is reduced. The amount of load current is dependent on the differential voltage between  $V_{\text{IN}}$  and  $V_{\text{OUT}}$ . Typically, when this differential voltage exceeds 5V, the load current will limit at about 350 mA. When the  $V_{\text{IN}}$  - $V_{\text{OUT}}$  differential is reduced below 4V, load current is limited to about 850 mA.

### **SELECTING A CAPACITOR**

It is important to note that capacitance tolerance and variation with temperature must be taken into consideration when selecting a capacitor so that the minimum required amount of capacitance is provided over the full operating temperature range.

### **Capacitor Characteristics**

**CERAMIC:** For values of capacitance in the 10 to 100 µF range, ceramics are usually larger and more costly than tantalums but give superior AC performance for bypassing high frequency noise because of very low ESR (typically less than 10 m $\Omega$ ). However, some dielectric types do not have good capacitance characteristics as a function of voltage and temperature.

Z5U and Y5V dielectric ceramics have capacitance that drops severely with applied voltage. A typical Z5U or Y5V capacitor can lose 60% of its rated capacitance with half of the rated voltage applied to it. The Z5U and Y5V also exhibit a severe temperature effect, losing more than 50% of nominal capacitance at high and low limits of the temperature range.

X7R and X5R dielectric ceramic capacitors are strongly recommended if ceramics are used, as they typically maintain a capacitance range within ±20% of nominal over full operating ratings of temperature and voltage. Of course, they are typically larger and more costly than Z5U/Y5U types for a given voltage and capacitance.

**TANTALUM:** Solid Tantalum capacitors have good temperature stability: a high quality Tantalum will typically show a capacitance value that varies less than 10-15% across the full temperature range of -40°C to 125°C. ESR will vary only about 2X going from the high to low temperature limits.

The increasing ESR at lower temperatures can cause oscillations when marginal quality capacitors are used (if the ESR of the capacitor is near the upper limit of the stability range at room temperature).

### **PCB LAYOUT**

Good PC layout practices must be used or instability can be induced because of ground loops and voltage drops. The input and output capacitors must be directly connected to the input, output, and ground pins of the regulator using traces which do not have other currents flowing in them (Kelvin connect).

The best way to do this is to lay out  $C_{IN}$  and  $C_{OUT}$  near the device with short traces to the  $V_{IN}$ ,  $V_{OUT}$ , and ground pins. The regulator ground pin should be connected to the external circuit ground so that the regulator and its capacitors have a "single point ground".

It should be noted that stability problems have been seen in applications where "vias" to an internal ground plane were used at the ground points of the IC and the input and output capacitors. This was caused by varying ground potentials at these nodes resulting from current flowing through the ground plane. Using a single point ground technique for the regulator and it's capacitors fixed the problem. Since high current flows through the traces going into  $\rm V_{IN}$  and coming from  $\rm V_{OUT}$ , Kelvin connect the capacitor leads to these pins so there is no voltage drop in series with the input and output capacitors.

### **RFI/EMI SUSCEPTIBILITY**

RFI (radio frequency interference) and EMI (electromagnetic interference) can degrade any integrated circuit's performance because of the small dimensions of the geometries inside the device. In applications where circuit sources are present which generate signals with significant high frequency energy content (> 1 MHz), care must be taken to ensure that this does not affect the IC regulator.

If RFI/EMI noise is present on the input side of the regulator (such as applications where the input source comes from the output of a switching regulator), good ceramic bypass capacitors must be used at the input pin of the IC.

If a load is connected to the IC output which switches at high speed (such as a clock), the high-frequency current pulses required by the load must be supplied by the capacitors on the IC output. Since the bandwidth of the regulator loop is less than 100 kHz, the control circuitry cannot respond to

# **Application Hints** (Continued)

load changes above that frequency. This means the effective output impedance of the IC at frequencies above 100 kHz is determined only by the output capacitor(s).

In applications where the load is switching at high speed, the output of the IC may need RF isolation from the load. It is recommended that some inductance be placed between the output capacitor and the load, and good RF bypass capacitors be placed directly across the load.

PCB layout is also critical in high noise environments, since RFI/EMI is easily radiated directly into PC traces. Noisy circuitry should be isolated from "clean" circuits where possible, and grounded through a separate path. At MHz frequencies, ground planes begin to look inductive and RFI/EMI can cause ground bounce across the ground plane. In multi-layer PCB applications, care should be taken in layout so that noisy power and ground planes do not radiate directly into adjacent layers which carry analog power and ground.

### **OUTPUT NOISE**

Noise is specified in two ways-Spot Noise or Output Noise density is the RMS sum of all noise sources, measured at the regulator output, at a specific frequency (measured with a 1Hz bandwidth). This type of noise is usually plotted on a curve as a function of frequency. Total Output Noise or Broad-Band Noise is the RMS sum of spot noise over a specified bandwidth, usually several decades of frequencies.

Attention should be paid to the units of measurement. Spot noise is measured in units  $\mu V/root$ -Hz or nV/root-Hz and total output noise is measured in  $\mu V(rms)$ 

The primary source of noise in low-dropout regulators is the internal reference. Noise can be reduced in two ways: by increasing the transistor area or by increasing the current drawn by the internal reference. Increasing the area will decrease the chance of fitting the die into a smaller package. Increasing the current drawn by the internal reference increases the total supply current (ground pin current).



### **Notes**

National does not assume any responsibility for use of any circuitry described, no circuit patent licenses are implied and National reserves the right at any time without notice to change said circuitry and specifications.

For the most current product information visit us at www.national.com.

### LIFE SUPPORT POLICY

NATIONAL'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT AND GENERAL COUNSEL OF NATIONAL SEMICONDUCTOR CORPORATION. As used herein:

- Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the user.
- A critical component is any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

### **BANNED SUBSTANCE COMPLIANCE**

National Semiconductor certifies that the products and packing materials meet the provisions of the Customer Products Stewardship Specification (CSP-9-111C2) and the Banned Substances and Materials of Interest Specification (CSP-9-111S2) and contain no "Banned Substances" as defined in CSP-9-111S2.



National Semiconductor Americas Customer Support Center

Email: new.feedback@nsc.com Tel: 1-800-272-9959

www.national.com

National Semiconductor
Europe Customer Support Center
Fax: +49 (0) 180-530 85 86
Email: europe.support@nsc.com

Deutsch Tel: +49 (0) 69 9508 6208 English Tel: +44 (0) 870 24 0 2171 Français Tel: +33 (0) 1 41 91 8790 National Semiconductor Asia Pacific Customer Support Center Email: ap.support@nsc.com National Semiconductor Japan Customer Support Center Fax: 81-3-5639-7507 Email: jpn.feedback@nsc.com Tel: 81-3-5639-7560